

### 74AC648

## Octal Transceiver/Register with 3-STATE Outputs

## **General Description**

The AC648 consists of registered bus transceiver circuits, with outputs, D-type flip-flops and control circuitry providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Data on the A or B bus will be loaded into the respective registers on the LOW-to-HIGH transition of the appropriate clock pin (CPAB or CPBA). The four fundamental data handling functions available are illustrated in Figure 1, Figure 2, Figure 3, and Figure 4.

#### **Features**

- Independent registers for A and B buses
- Multiplexed real-time and stored data transfers
- 3-STATE outputs
- 300 mil slim dual-in-line package
- Outputs source/sink 24 mA
- Inverted data to output

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74AC648SC    | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74AC648SPC   | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

## **Logic Symbols**



### **Connection Diagram**



### **Pin Descriptions**

| Pin Names                         | Description                     |  |  |
|-----------------------------------|---------------------------------|--|--|
| $\overline{A}_0 - \overline{A}_7$ | Data Register A Inputs,         |  |  |
|                                   | Data Register A 3-STATE Outputs |  |  |
| B <sub>0</sub> - B <sub>7</sub>   | Data Register B Inputs,         |  |  |
|                                   | Data Register B 3-STATE Outputs |  |  |
| CPAB, CPBA                        | Clock Pulse Inputs              |  |  |
| SAB, SBA                          | Transmit/Receive Inputs         |  |  |
| DIR, G                            | Output Enable Inputs            |  |  |

FACT™ is a trademark of Fairchild Semiconductor Corporation.

## **Function Table**

| Inputs |     |        |        |     |     | Data I/O (Note 1)              |                                | Function                                                               |
|--------|-----|--------|--------|-----|-----|--------------------------------|--------------------------------|------------------------------------------------------------------------|
| G      | DIR | СРАВ   | СРВА   | SAB | SBA | A <sub>0</sub> -A <sub>7</sub> | B <sub>0</sub> -B <sub>7</sub> |                                                                        |
| Н      | Х   | H or L | H or L | Х   | Х   |                                |                                | Isolation                                                              |
| Н      | Χ   | ~      | Χ      | X   | Χ   | Input                          | Input                          | Clock A <sub>n</sub> Data into A Register                              |
| Н      | X   | Χ      | ~      | Х   | Χ   |                                |                                | Clock B <sub>n</sub> Data into B Register                              |
| L      | Н   | Х      | Х      | L   | Х   |                                |                                | A <sub>n</sub> to B <sub>n</sub> —Real Time (Transparent Mode)         |
| L      | Н   | ~      | Χ      | L   | Χ   | Input                          | Output                         | Clock A <sub>n</sub> Data into A Register                              |
| L      | Н   | H or L | Χ      | Н   | Χ   |                                |                                | A Register to B <sub>n</sub> (Stored Mode)                             |
| L      | Н   | ~      | Χ      | Н   | Χ   |                                |                                | Clock A <sub>n</sub> Data into A Register and Output to B <sub>n</sub> |
| L      | L   | Х      | Х      | Х   | L   |                                |                                | B <sub>n</sub> to A <sub>n</sub> —Real Time (Transparent Mode)         |
| L      | L   | Х      | ~      | Х   | L   | Output                         | Input                          | Clock B <sub>n</sub> Data into B Register                              |
| L      | L   | Χ      | H or L | X   | Н   |                                |                                | B Register to A <sub>n</sub> (Stored Mode)                             |
| L      | L   | Х      | ~      | Х   | Н   |                                |                                | Clock B <sub>n</sub> Data into B Register and Output to A <sub>n</sub> |

H = HIGH Voltage Level L = LOW Voltage Level

Note 1: The data output functions may be enabled or disabled by various signals at the  $\overline{G}$  and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the clock inputs.

#### **Real Time Transfer** A-Bus to B-Bus



#### Storage from Bus to Register



#### **Real Time Transfer** B-Bus to A-Bus



#### Transfer from Register to Bus





## Absolute Maximum Ratings(Note 2)

# Recommended Operating Conditions

 $\begin{array}{ccc} V_I = -0.5 \text{V} & -20 \text{ mA} \\ V_I = V_{CC} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V_I)} & -0.5 \text{V to V}_{CC} + 0.5 \text{V} \end{array}$ 

DC Output Diode Current (I<sub>OK</sub>)

$$\begin{split} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Output Voltage (V}_{\text{O}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{split}$$

DC Output Source

or Sink Current ( $I_O$ )  $\pm$  50 mA

DC V<sub>CC</sub> or Ground Current

per Output Pin ( $I_{CC}$  or  $I_{GND}$ )  $\pm$  50 mA

Storage Temperature ( $T_{STG}$ )  $-65^{\circ}\text{C}$  to +150°C Junction Temperature ( $T_{J}$ )

PDIP 140°C

 $V_{IN}$  from 30% to 70% of  $V_{CC}$   $V_{CC}$  @ 3.3V, 4.5V, 5.5V

Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter               | V <sub>CC</sub> | <b>T</b> <sub>A</sub> = - | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                             |  |
|------------------|-------------------------|-----------------|---------------------------|-------|-----------------------------------------------|-------|----------------------------------------|--|
| Symbol           | raiametei               | (V)             | Тур                       | Gu    | Guaranteed Limits                             |       | Conditions                             |  |
| V <sub>IH</sub>  | Minimum HIGH Level      | 3.0             | 1.5                       | 2.1   | 2.1                                           |       | V <sub>OUT</sub> = 0.1V                |  |
|                  | Input Voltage           | 4.5             | 2.25                      | 3.15  | 3.15                                          | V     | or V <sub>CC</sub> – 0.1V              |  |
|                  |                         | 5.5             | 2.75                      | 3.85  | 3.85                                          |       |                                        |  |
| V <sub>IL</sub>  | Maximum LOW Level       | 3.0             | 1.5                       | 0.9   | 0.9                                           |       | V <sub>OUT</sub> = 0.1V                |  |
|                  | Input Voltage           | 4.5             | 2.25                      | 1.35  | 1.35                                          | V     | or V <sub>CC</sub> - 0.1V              |  |
|                  |                         | 5.5             | 2.75                      | 1.65  | 1.65                                          |       |                                        |  |
| V <sub>OH</sub>  | Minimum HIGH Level      | 3.0             | 2.99                      | 2.9   | 2.9                                           |       |                                        |  |
|                  | Output Voltage          | 4.5             | 4.49                      | 4.4   | 4.4                                           | V     | $I_{OUT} = -50 \mu A$                  |  |
|                  |                         | 5.5             | 5.49                      | 5.4   | 5.4                                           |       |                                        |  |
|                  |                         |                 |                           |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$          |  |
|                  |                         | 3.0             |                           | 2.56  | 2.46                                          |       | I <sub>OH</sub> = -12 mA               |  |
|                  |                         | 4.5             |                           | 3.86  | 3.76                                          | V     | I <sub>OH</sub> = -24 mA               |  |
|                  |                         | 5.5             |                           | 4.86  | 4.76                                          |       | I <sub>OH</sub> = -24 mA (Note 3)      |  |
| V <sub>OL</sub>  | Maximum LOW Level       | 3.0             | 0.002                     | 0.1   | 0.1                                           |       |                                        |  |
|                  | Output Voltage          | 4.5             | 0.001                     | 0.1   | 0.1                                           | V     | $I_{OUT} = 50 \mu A$                   |  |
|                  |                         | 5.5             | 0.001                     | 0.1   | 0.1                                           |       |                                        |  |
|                  |                         |                 |                           |       |                                               |       | $V_{IN} = V_{IL}$ or $V_{IH}$          |  |
|                  |                         | 3.0             |                           | 0.36  | 0.44                                          |       | I <sub>OL</sub> = 12 mA                |  |
|                  |                         | 4.5             |                           | 0.36  | 0.44                                          | V     | I <sub>OL</sub> = 24 mA                |  |
|                  |                         | 5.5             |                           | 0.36  | 0.44                                          |       | I <sub>OL</sub> = 24 mA (Note 3)       |  |
| I <sub>IN</sub>  | Maximum Input           | 5.5             |                           | ±0.1  | ±1.0                                          | μА    | V <sub>I</sub> = V <sub>CC</sub> , GND |  |
| (Note 5)         | Leakage Current         | 3.3             |                           | ±0.1  | 11.0                                          | μΑ    | VI = VCC, GIVD                         |  |
| I <sub>OLD</sub> | Minimum Dynamic         | 5.5             |                           |       | 75                                            | mA    | V <sub>OLD</sub> = 1.65V Max           |  |
| I <sub>OHD</sub> | Output Current (Note 4) | 5.5             |                           |       | -75                                           | mA    | V <sub>OHD</sub> = 3.85V Min           |  |
| I <sub>CC</sub>  | Maximum Quiescent       | 5.5             |                           | 8.0   | 80.0                                          | μА    | $V_{IN} = V_{CC}$                      |  |
| (Note 5)         | Supply Current          | 3.3             |                           | 0.0   | 80.0                                          | μΑ    | or GND                                 |  |
| I <sub>OZT</sub> | Maximum I/O             |                 |                           |       |                                               |       | $V_I (OE) = V_{IL}, V_{IH}$            |  |
|                  | Leakage Current         | 5.5             |                           | ±0.6  | ±6.0                                          | μΑ    | $V_I = V_{CC}$ , GND                   |  |
|                  |                         |                 |                           |       |                                               |       | $V_O = V_{CC}$ , GND                   |  |

Note 3: All outputs loaded; thresholds on input associated with output under test.

Note 4: Maximum test duration 2.0 ms, one output loaded at a time.

Note 5:  $I_{IN}$  and  $I_{CC}$  @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V  $V_{CC}$ .

## **AC Electrical Characteristics**

|                  |                                                     | V <sub>CC</sub> |     | T <sub>A</sub> = +25°C |      | T <sub>A</sub> = -40°  | C to +85°C |       |
|------------------|-----------------------------------------------------|-----------------|-----|------------------------|------|------------------------|------------|-------|
| Symbol           | Parameter                                           | (V)             |     | C <sub>L</sub> = 50 pF |      | C <sub>L</sub> = 50 pF |            | Units |
|                  |                                                     | (Note 6)        | Min | Тур                    | Max  | Min                    | Max        |       |
| t <sub>PLH</sub> | Propagation Delay                                   | 3.3             | 1.5 | 10.0                   | 15.5 | 1.5                    | 17.0       | no    |
|                  | Clock to Bus                                        | 5.0             | 1.5 | 7.0                    | 11.0 | 1.5                    | 12.0       | ns    |
| t <sub>PHL</sub> | Propagation Delay                                   | 3.3             | 1.5 | 8.5                    | 13.5 | 1.5                    | 14.5       | 20    |
|                  | Clock to Bus                                        | 5.0             | 1.5 | 6.0                    | 10.5 | 1.5                    | 11.5       | ns    |
| t <sub>PLH</sub> | Propagation Delay                                   | 3.3             | 1.5 | 6.0                    | 10.0 | 1.5                    | 11.0       |       |
|                  | Bus to Bus                                          | 5.0             | 1.5 | 4.0                    | 7.0  | 1.0                    | 7.5        | ns    |
| t <sub>PHL</sub> | Propagation Delay                                   | 3.3             | 1.5 | 5.5                    | 9.0  | 1.5                    | 10.0       |       |
|                  | Bus to Bus                                          | 5.0             | 1.5 | 3.5                    | 7.5  | 1.0                    | 8.0        | ns    |
| t <sub>PLH</sub> | Propagation Delay                                   | 3.3             | 1.5 | 7.5                    | 12.5 | 1.5                    | 14.0       |       |
|                  | SBA or SAB to A <sub>n</sub> or B <sub>n</sub>      | 5.0             | 1.5 | 5.5                    | 9.0  | 1.5                    | 10.0       | ns    |
|                  | (with A <sub>n</sub> or B <sub>n</sub> HIGH or LOW) |                 |     |                        |      |                        |            |       |
| t <sub>PHL</sub> | Propagation Delay                                   | 3.3             | 1.5 | 7.5                    | 12.5 | 1.5                    | 14.0       |       |
|                  | SBA or SAB to A <sub>n</sub> or B <sub>n</sub>      | 5.0             | 1.5 | 5.5                    | 9.5  | 1.5                    | 10.5       | ns    |
|                  | (with A <sub>n</sub> or B <sub>n</sub> HIGH or LOW) |                 |     |                        |      |                        |            |       |
| t <sub>PZH</sub> | Enable Time                                         | 3.3             | 1.5 | 6.5                    | 11.0 | 1.0                    | 11.5       |       |
|                  | G to A <sub>n</sub> or B <sub>n</sub>               | 5.0             | 1.5 | 5.0                    | 8.0  | 1.0                    | 9.0        | ns    |
| t <sub>PZL</sub> | Enable Time                                         | 3.3             | 1.5 | 7.0                    | 11.0 | 1.0                    | 12.5       |       |
|                  | G to A <sub>n</sub> or B <sub>n</sub>               | 5.0             | 1.5 | 5.0                    | 8.0  | 1.0                    | 9.0        | ns    |
| t <sub>PHZ</sub> | Disable Time                                        | 3.3             | 1.5 | 7.5                    | 12.0 | 1.0                    | 13.0       |       |
|                  | G to A <sub>n</sub> or B <sub>n</sub>               | 5.0             | 1.5 | 6.0                    | 10.0 | 1.0                    | 11.0       | ns    |
| t <sub>PLZ</sub> | Disable Time                                        | 3.3             | 1.5 | 7.0                    | 11.5 | 1.0                    | 12.5       |       |
|                  | G to A <sub>n</sub> or B <sub>n</sub>               | 5.0             | 1.5 | 5.5                    | 9.0  | 1.0                    | 10.0       | ns    |
| t <sub>PZH</sub> | Enable Time                                         | 3.3             | 1.5 | 6.0                    | 12.5 | 1.0                    | 14.0       |       |
|                  | DIR to A <sub>n</sub> or B <sub>n</sub>             | 5.0             | 1.5 | 4.5                    | 9.5  | 1.0                    | 10.5       | ns    |
| t <sub>PZL</sub> | Enable Time                                         | 3.3             | 1.5 | 6.5                    | 13.0 | 1.5                    | 14.5       |       |
|                  | DIR to A <sub>n</sub> or B <sub>n</sub>             | 5.0             | 1.5 | 4.5                    | 9.0  | 1.0                    | 10.5       | ns    |
| t <sub>PHZ</sub> | Disable Time                                        | 3.3             | 1.5 | 7.0                    | 11.5 | 1.0                    | 13.5       |       |
|                  | DIR to A <sub>n</sub> or B <sub>n</sub>             | 5.0             | 1.5 | 5.5                    | 9.0  | 1.0                    | 10.0       | ns    |
| t <sub>PLZ</sub> | Disable Time                                        | 3.3             | 1.5 | 7.0                    | 13.5 | 1.5                    | 15.0       |       |
|                  | DIR to A <sub>n</sub> or B <sub>n</sub>             | 5.0             | 1.5 | 5.0                    | 9.5  | 1.0                    | 10.0       | ns    |

Note 6: Voltage Range 3.3 is 3.3V ± 0.3V; Voltage Range 5.0 is 5.0V ± 0.5V

## **AC Operating Requirements**

| Symbol         | Parameter                | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |      | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF | Units |
|----------------|--------------------------|------------------------|--------------------------------------------------|------|------------------------------------------|-------|
|                |                          | (Note 7)               | Тур                                              | Guar | ranteed Minimum                          |       |
| t <sub>S</sub> | Setup Time, HIGH or LOW, | 3.3                    | 2.0                                              | 3.0  | 3.5                                      | 20    |
|                | Bus to Clock             | 5.0                    | 1.5                                              | 2.0  | 2.0                                      | ns    |
| t <sub>H</sub> | Hold Time, HIGH or LOW,  | 3.3                    | -1.5                                             | 0    | 0                                        |       |
|                | Bus to Clock             | 5.0                    | -0.5                                             | 1.0  | 1.0                                      | ns    |
| t <sub>W</sub> | Clock Pulse Width        | 3.3                    | 2.0                                              | 3.5  | 4.0                                      |       |
|                | HIGH or LOW              | 5.0                    | 2.0                                              | 3.0  | 3.0                                      | ns    |

Note 7: Voltage Range 3.3 is 3.3V ± 0.3V; Voltage Range 5.0 is 5.0V ± 0.5V

## Capacitance

| Symbol           | Parameter                     | Тур  | Units | Conditions             |
|------------------|-------------------------------|------|-------|------------------------|
| C <sub>IN</sub>  | Input Capacitance             | 4.5  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 65.0 | pF    | V <sub>CC</sub> = 5.0V |
| C <sub>I/O</sub> | Input/Output Capacitance      | 15.0 | pF    | $V_{CC} = 5.0V$        |





24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**ON Semiconductor:** 

74AC648SC 74AC648SCX 74AC648SPC